English
Language : 

SH7080 Datasheet, PDF (15/1644 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
10.4.3 Channel Priority.................................................................................................... 402
10.4.4 DMA Transfer Types............................................................................................ 406
10.4.5 Number of Bus Cycle States and DREQ Pin Sampling Timing ........................... 415
10.4.6 Operation Timing.................................................................................................. 419
10.5 Usage Notes ....................................................................................................................... 421
10.5.1 Notes on Output from DACK Pin......................................................................... 421
10.5.2 DMA Transfer by Peripheral Modules ................................................................. 421
10.5.3 Module Standby Mode Setting ............................................................................. 421
10.5.4 Access to DMAC and DTC Registers through DMAC ........................................ 422
10.5.5 Note on SCI as DMAC Activation Source ........................................................... 422
10.5.6 CHCR Setting ....................................................................................................... 422
10.5.7 Note on Multiple Channel Activation................................................................... 422
10.5.8 Note on Transfer Request Input ............................................................................ 422
10.5.9 Conflict between NMI Interrupt and DMAC Activation ...................................... 422
10.5.10 Number of Cycles per Access to On-Chip RAM by DMAC ................................ 423
10.5.11 Note on DMAC Transfer in Burst Mode when Activation Source is MTU2 ....... 423
10.5.12 Bus Function Extending Register (BSCEHR) ...................................................... 423
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2) ...................................425
11.1 Features.............................................................................................................................. 425
11.2 Input/Output Pins ............................................................................................................... 431
11.3 Register Descriptions ......................................................................................................... 432
11.3.1 Timer Control Register (TCR).............................................................................. 436
11.3.2 Timer Mode Register (TMDR) ............................................................................. 440
11.3.3 Timer I/O Control Register (TIOR) ...................................................................... 443
11.3.4 Timer Compare Match Clear Register (TCNTCMPCLR) .................................... 462
11.3.5 Timer Interrupt Enable Register (TIER) ............................................................... 463
11.3.6 Timer Status Register (TSR)................................................................................. 468
11.3.7 Timer Buffer Operation Transfer Mode Register (TBTM)................................... 476
11.3.8 Timer Input Capture Control Register (TICCR) ................................................... 477
11.3.9 Timer Synchronous Clear Register (TSYCR)....................................................... 479
11.3.10 Timer A/D Converter Start Request Control Register (TADCR) ......................... 481
11.3.11 Timer A/D Converter Start Request Cycle Set Registers
(TADCORA_4 and TADCORB_4)...................................................................... 484
11.3.12 Timer A/D Converter Start Request Cycle Set Buffer Registers
(TADCOBRA_4 and TADCOBRB_4) ................................................................ 484
11.3.13 Timer Counter (TCNT)......................................................................................... 485
11.3.14 Timer General Register (TGR) ............................................................................. 485
11.3.15 Timer Start Register (TSTR) ................................................................................ 486
11.3.16 Timer Synchronous Register (TSYR)................................................................... 488
Rev. 3.00 May 17, 2007 Page xv of lviii