English
Language : 

SH7080 Datasheet, PDF (51/1644 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Table 11.5
Table 11.6
Table 11.7
Table 11.8
Table 11.9
Table 11.10
Table 11.11
Table 11.12
Table 11.13
Table 11.14
Table 11.15
Table 11.16
Table 11.17
Table 11.18
Table 11.19
Table 11.20
Table 11.21
Table 11.22
Table 11.23
Table 11.24
Table 11.25
Table 11.26
Table 11.27
Table 11.28
Table 11.29
Table 11.30
Table 11.31
Table 11.32
Table 11.33
Table 11.34
Table 11.35
Table 11.36
Table 11.37
Table 11.38
Table 11.39
Table 11.40
Table 11.41
Table 11.42
Table 11.43
Table 11.44
CCLR0 to CCLR2 (Channels 1 and 2) ................................................................. 437
TPSC0 to TPSC2 (Channel 0) .............................................................................. 438
TPSC0 to TPSC2 (Channel 1) .............................................................................. 438
TPSC0 to TPSC2 (Channel 2) .............................................................................. 439
TPSC0 to TPSC2 (Channels 3 and 4) ................................................................... 439
TPSC1 and TPSC0 (Channel 5)........................................................................ 440
Setting of Operation Mode by Bits MD0 to MD3 ............................................ 442
TIORH_0 (Channel 0) ...................................................................................... 445
TIORL_0 (Channel 0)....................................................................................... 446
TIOR_1 (Channel 1) ......................................................................................... 447
TIOR_2 (Channel 2) ......................................................................................... 448
TIORH_3 (Channel 3) ...................................................................................... 449
TIORL_3 (Channel 3)....................................................................................... 450
TIORH_4 (Channel 4) ...................................................................................... 451
TIORL_4 (Channel 4)....................................................................................... 452
TIORH_0 (Channel 0) ...................................................................................... 453
TIORL_0 (Channel 0)....................................................................................... 454
TIOR_1 (Channel 1) ......................................................................................... 455
TIOR_2 (Channel 2) ......................................................................................... 456
TIORH_3 (Channel 3) ...................................................................................... 457
TIORL_3 (Channel 3)....................................................................................... 458
TIORH_4 (Channel 4) ...................................................................................... 459
TIORL_4 (Channel 4)....................................................................................... 460
TIORU_5, TIORV_5, and TIORW_5 (Channel 5)........................................... 461
Setting of Transfer Timing by BF1 and BF0 Bits............................................. 483
Output Level Select Function ........................................................................... 496
Output Level Select Function ........................................................................... 497
Setting of Bits BF1 and BF0............................................................................. 499
TIOC4D Output Level Select Function ............................................................ 499
TIOC4B Output Level Select Function............................................................. 500
TIOC4C Output Level Select Function............................................................. 500
TIOC4A Output Level Select Function ............................................................ 500
TIOC3D Output Level Select Function ............................................................ 500
TIOC4B Output Level Select Function............................................................. 501
Output level Select Function............................................................................. 504
Setting of Interrupt Skipping Count by Bits 3ACOR2 to 3ACOR0 ................. 507
Setting of Interrupt Skipping Count by Bits 4VCOR2 to 4VCOR0 ................. 507
Setting of Bits BTE1 and BTE0........................................................................ 510
Register Combinations in Buffer Operation ..................................................... 523
Cascaded Combinations.................................................................................... 527
Rev. 3.00 May 17, 2007 Page li of Iviii