English
Language : 

HD6417706 Datasheet, PDF (64/709 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
• Status Register (SR)
The information of system status are set in this register.
Bit
Bit
Name
31

30
MD
29
RB
28
BL
27 to 13 
12
CL
Initial Value
R/W
0
R
1
R/W
1
R/W
1
R/W
All 0
R
0
R/W
Description
Reserved
These bits always read as 0, and the write
value should always be 0.
Processor operation mode bit
Indicates the processor operation mode.
0: User mode
1: Privileged mode
MD is set to 1 when an exception or interruption
is occurred.
Register bank bit
Determines the bank of general registers R0 to
R7 used in privileged mode.
1: R0_BANK1 to R7_BANK1 and R8 to R15 are
general registers, and R0_BANK0 to
R7_BANK0 can be accessed by LDC/STC
instructions.
0: R0_BANK0 to R7_BANK0 and R8 to R15 are
general registers, and R0_BANK1 to
R7_BANK1 can be accessed by LDC/STC
instructions.
RB is set to 1 when an exception or interruption
is occurred.
Block bit
0: Exceptions and interrupts are accepted.
1: Exceptions and interrupts are suppressed.
See section 4, Exception Processing, for
details.
BL is set to 1 when an exception or interruption
is occurred.
Reserved
These bits always read as 0, and the write
value should always be 0.
Cache lock bit
0: Cache look function is disabled.
1: Cache look function is enabled.
Rev. 4.00, 03/04, page 18 of 660