English
Language : 

HD6417706 Datasheet, PDF (379/709 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Bit
7
6 to 4
3 to 0
Bit Name

Initial Value R/W
0
R/W


R/W


R/W
Description
Second Alarm Enable
0: No compared
1: Compared
Setting value for 10-unit of second alarm in the
BCD-code.
The range can be set from 0 to 5 (decimal).
Setting value for 1-unit of second alarm in the
BCD-code.
The range can be set from 0 to 9 (decimal).
13.3.10 Minute Alarm Register (RMINAR)
The minute alarm register (RMINAR) is an 8-bit read/write register, and an alarm register
corresponding to the BCD-coded minute section counter RMINCNT of the RTC. When the ENB
bit is set to 1, a comparison with the RMINCNT value is performed. From among the
RSECAR/RMINAR/RHRAR/RWKAR/RDAYAR/RMONAR registers, the counter and alarm
register comparison is performed only on those with ENB bits set to 1, and if each of those
coincide, an RTC alarm interrupt is generated.
The range of minute can be set is 00 to 59 (decimal). Errant operation will result if any other value
is set.
The ENB bit in RMINAR is initialized by a power-on reset. The remaining RMINAR fields are
not initialized by a power-on reset or manual reset, or in standby mode.
Bit
7
6 to 4
3 to 0
Bit Name
ENB


Initial Value R/W
0
R/W

R/W

R/W
Description
Minute Alarm Enable
0: No compared
1: Compared
Setting value for 10-unit of minute alarm in the BCD-
code.
The range can be set from 0 to 5 (decimal).
Setting value for 1-unit of minute alarm in the BCD-
code.
The range can be set from 0 to 9 (decimal).
Rev. 4.00, 03/04, page 333 of 660