English
Language : 

HD6417706 Datasheet, PDF (476/709 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Bit
Bit Name Initial Value R/W Description
5
TE
0
R/W Transmit Enable
Enables or disables the SCIF serial transmitter.
0: Transmitter disabled.
1: Transmitter enabled.
Note: Serial transmission starts after writing of
transmit data into the SCFTDR2. Select the
transmit format in the SCSMR2 and SCFCR2
and reset the TFIFO before setting TE to 1.
4
RE
0
R/W Receive Enable
Enables or disables the SCIF serial receiver.
0: Receiver disabled.
Note: Clearing RE to 0 does not affect the
receive flags (DR, ER, BRK, FER and PER).
These flags retain their previous values.
1: Receiver enabled.
Note: Serial reception starts when a start bit is
detected. Select the receive format in the
SCSMR2 before setting RE to 1.
3, 2
—
All 0
R/W Reserved
These bits are always read as 0. The write value
should always be 0.
1
CKE1
0
0
CKE0
0
R/W Clock Enable
R/W These bits select the SCIF clock source and enable
or disable clock output from the SCK2 pin.
Depending on the combination of CKE1 and CKE0,
the SCK2 pin can be used for serial clock output or
serial clock input.
The CKE0 setting is valid only when the SCI is
operating with the internal clock (CKE1 = 0). The
CKE0 setting is ignored when an external clock
source is selected (CKE1 = 1). Always select the
SCIF operating mode in the SCSMR2, before
setting CKE1 and CKE0. For further details on
selection of the SCIF clock source, see table 16.7
in section 16.4, Operation.
00: Internal clock, SCK pin used for input pin (input
signal is ignored)
01: Internal clock, SCK2 pin used for clock output*1
10: External clock, SCK2 pin used for clock input*2
11: External clock, SCK2 pin used for clock input*2
Notes: 1. The output clock frequency is 16 times
the bit rate.
2. The input clock frequency is 16 times the
bit rate.
Rev. 4.00, 03/04, page 430 of 660