English
Language : 

SH7058 Datasheet, PDF (771/1130 Pages) Renesas Technology Corp – Renesas SuperHTM RISC engine
20.1.2 Block Diagram
Figure 20.1 shows a block diagram of the AUD.
AUDATA0
AUDATA1
AUDATA2
AUDATA3
AUDMD
AUDCK
PC output circuit
Address buffer
Data buffer
Mode control
Bus
controller
Internal Peripheral
bus
module bus
On-chip
memory
CPU
On-chip
peripheral
module
Figure 20.1 AUD Block Diagram
20.2 Pin Configuration
Table 20.1 shows the AUD’s input/output pins.
Table 20.1 AUD Pins
Name
AUD data
AUD reset
AUD mode
AUD clock
AUD sync signal
Abbreviation
AUDATA3–
AUDATA0
AUDRST
AUDMD
AUDCK
AUDSYNC
Function
Branch Trace Mode
RAM Monitor Mode
Branch destination address Monitor address/data
output
input/output
AUD reset input
AUD reset input
Mode select input (L)
Mode select input (H)
Serial clock (Pφ) output
Serial clock input
Data start position
identification signal output
Data start position
identification signal input
Rev. 3.0, 09/04, page 730 of 1086