English
Language : 

SH7032 Datasheet, PDF (336/687 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
Section 10 16-Bit Integrated Timer Pulse Unit (ITU)
Table 10.22 ITU Operating Modes (Channel 4)
Register Setting
TSNC
TMDR
TFCR
TOCR
TIOR4
TCR4
Reset
Output
Operating
Comp Sync
Level
Mode
Sync MDF FDIR PWM PWM PWM Buffer Select IOA
IOB
Clear Clock
Select Select
Synch- SYNC4 — — √
√*2 √
√
—
√
√
ronized = 1
preset
√
√
PWM
√
— — PWM4 CMD1 CMD1 √
—
—
√*1
√
√
=1 =0 =0
Output √
compare A
function
——
PWM4 CMD1 CMD1 √
=0 =0 =0
—
IOA2 = 0, √
others:
don’t care
√
√
Output √
compare B
function
—— √
CMD1 CMD1 √
=0 =0
—
√
IOB2 = 0, √
√
others:
don’t care
Input
√
capture A
function
——
PWM4 CMD1 CMD1 √
=0 =0 =0
—
IOA2 = 1, √
others:
don’t care
√
√
Input
√
capture B
function
——
PWM4 CMD1 CMD1 √
=0 =0 =0
—
√
IOB2 = 1, √
√
others:
don’t care
Counter Clear Function
Clear at √
—— √
CMD1 √*3 √
—
√
√
compare
= 1,
match/
CMD0
input
=0
capture A
inhib-
ited
Clear at √
—— √
CMD1 √*3 √
—
√
√
compare
= 1,
match/
CMD0
input
=0
capture B
inhib-
ited
Synch- SYNC4 — — √
CMD1 √*3 √
—
√
√
ronized = 1
= 1,
clear
CMD1
=0
inhib-
ited
CCLR1 √
=0
CCLR0
=1
CCLR1 √
=1
CCLR0
=0
CCLR1 √
=1
CCLR0
=1
Rev. 7.00 Jan 31, 2006 page 310 of 658
REJ09B0272-0700