English
Language : 

SH7047 Datasheet, PDF (638/764 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTMRISC engine Family/SH7000 Series
occur). Note that the compared address is the previous fully output address, and not an interrupted
address (since the upper address of an interrupted address will be unknown).
The interval from the start of execution at the branch destination address in the PC until the
AUDATA pins output 10xx is 1.5 or 2 AUDCK cycles.
Start of execution at branch destination address in PC
AUDCK
AUDSYNC
AUDATA [3:0] 0011 0011 1011 A3 to A0 A7 to A4 A11 to A8 A15 to A12 A19 to A16 A23 to A20 A27 to A24 A31 to A28 0011
Figure 23.2 Example of Data Output (32-Bit Output)
Start of execution at branch destination address in PC (1)
Start of execution at branch destination address in PC (2)
AUDCK
AUDSYNC
AUDATA [3:0] 0011 0011 1011 A3 to A0 A7 to A4 1010 A3 to A0 A7 to A4 A11 to A8 A15 to A12 0011 0011
Figure 23.3 Example of Output in Case of Successive Branches
23.4 RAM Monitor Mode
23.4.1 Overview
In this mode, all the modules connected to this LSI's internal or external bus can be read and
written to, allowing RAM monitoring and tuning to be carried out.
When an address is written to AUDATA externally, the data corresponding to that address is
output. If an address and data are written to AUDATA, the data is transferred to the address.
Rev. 2.00, 09/04, page 598 of 720