English
Language : 

SH7203 Datasheet, PDF (1592/1686 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 31 Electrical Characteristics
CKIO
A25 to A0
CExx
RD/WR
RD
Read
D15 to D0
Write
WE
D15 to D0
BS
DACKn
TENDn*
Tpcm1
tAD1
Tpcm1w
Tpcm1w
tCSD1
tRWD1
tRSD
tWED1
tWDD1
tBSD
tBSD
tDACD
Tpcm1w
Tpcm2
tAD1
tCSD1
tRWD1
tRSD
tRDH1
tRDS1
tWED1
tWDH4
tWDH1
tDACD
Note: * The waveform for DACKn and TENDn is when active low is specified.
Figure 31.41 PCMCIA Memory Card Bus Cycle
(TED = 0 Cycle, TEH = 0 Cycle, No Wait)
Rev. 2.00 Apr. 16, 2008 Page 1562 of 1652
REJ09B0313-0200