English
Language : 

SH7203 Datasheet, PDF (1099/1686 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 22 AND/NAND Flash Memory Controller (FLCTL)
22.3.9 Ready Busy Timeout Setting Register (FLBSYTMR)
FLBSYTMR is a 32-bit readable/writable register that specifies the timeout time when the FRB
pin is busy.
Bit: 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
-
-
-
-
-
-
-
-
-
-
-
-
RBTMOUT[19:16]
Initial value: 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W: R
R
R
R
R
R
R
R
R
R
R
R R/W R/W R/W R/W
Bit: 15
Initial value: 0
R/W: R/W
14
0
R/W
13
0
R/W
12
0
R/W
11
0
R/W
10
0
R/W
9
8
7
6
RBTMOUT[15:0]
0
0
0
0
R/W R/W R/W R/W
5
0
R/W
4
0
R/W
3
0
R/W
2
0
R/W
1
0
R/W
0
0
R/W
Bit
Bit Name
Initial
Value R/W Description
31 to 20 —
All 0 R
Reserved
These bits are always read as 0. The write value
should always be 0.
19 to 0 RBTMOUT[19:0] All 0 R/W Ready Busy Timeout
Specify timeout time (the number of Pφ clocks) in
busy state. When these bits are set to 0, timeout is
not generated.
Rev. 2.00 Apr. 16, 2008 Page 1069 of 1652
REJ09B0313-0200