English
Language : 

D12320VF25V Datasheet, PDF (843/1146 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
19.5 Module Stop Mode
Section 19 Power-Down Modes
19.5.1 Module Stop Mode
Module stop mode can be set for individual on-chip supporting modules.
When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of
the bus cycle and a transition is made to module stop mode. The CPU continues operating
independently.
Table 19.3 shows MSTP bits and the corresponding on-chip supporting modules.
When the corresponding MSTP bit is cleared to 0, module stop mode is cleared and the module
starts operating at the end of the bus cycle. In module stop mode, the internal states of modules
other than the SCI and A/D converter are retained.
After reset clearance, all modules other than DTC are in module stop mode.
When an on-chip supporting module is in module stop mode, read/write access to its registers is
disabled.
Do not make a transition to sleep mode with MSTPCR set to H'FFFF or H'EFFF, as this will halt
operation of the bus controller.
Rev.7.00 Feb. 14, 2007 page 809 of 1108
REJ09B0089-0700