English
Language : 

D12320VF25V Datasheet, PDF (281/1146 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Section 8 I/O Ports
Port 3 Data Direction Register (P3DDR)
Bit
:7
6
5
4
3
2
1
0
—
— P35DDR P34DDR P33DDR P32DDR P31DDR P30DDR
Initial value : Undefined Undefined 0
0
0
0
0
0
R/W
:—
—
W
W
W
W
W
W
P3DDR is an 8-bit write-only register, the individual bits of which specify input or output for the
pins of port 3. Bits 7 and 6 are reserved. P3DDR cannot be read; if it is, an undefined value will be
read.
Setting P3DDR bits to 1 makes the corresponding port 3 pins output pins, while clearing the bits
to 0 makes the pins input pins.
P3DDR is initialized to H'00 (bits 5 to 0) by a reset, and in hardware standby mode. It retains its
prior state in software standby mode. As the SCI is initialized, the pin states are determined by the
P3DDR and P3DR specifications.
Port 3 Data Register (P3DR)
Bit
:7
6
5
—
—
P35DR
Initial value : Undefined Undefined 0
R/W
:—
—
R/W
4
P34DR
0
R/W
3
P33DR
0
R/W
2
P32DR
0
R/W
1
P31DR
0
R/W
0
P30DR
0
R/W
P3DR is an 8-bit readable/writable register that stores output data for the port 3 pins (P35 to P30).
Bits 7 and 6 are reserved; they return an undetermined value if read, and cannot be modified.
P3DR is initialized to H'00 (bits 5 to 0) by a on reset, and in hardware standby mode. It retains its
prior state in software standby mode.
Rev.7.00 Feb. 14, 2007 page 247 of 1108
REJ09B0089-0700