English
Language : 

D12320VF25V Datasheet, PDF (579/1146 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Section 14 A/D Converter (8 Analog Input Channel Version)
14.4.3 Input Sampling and A/D Conversion Time
The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog
input at a time tD after the ADST bit is set to 1, then starts conversion. Figure 14.5 shows the A/D
conversion timing. Table 14.4 indicates the A/D conversion time.
As indicated in figure 14.5, the A/D conversion time includes tD and the input sampling time. The
length of tD varies depending on the timing of the write access to ADCSR. The total conversion
time therefore varies within the ranges indicated in table 14.4.
In scan mode, the values given in table 14.4 apply to the first conversion time. In the second and
subsequent conversions the conversion time is as shown in table 14.5.
(1)
φ
Address bus (2)
Write signal
Input sampling
timing
ADF
tD
tSPL
t CONV
Legend:
(1): ADCSR write cycle
(2): ADCSR address
tD: A/D conversion start delay
tSPL: Input sampling time
tCONV: A/D conversion time
Figure 14.5 A/D Conversion Timing
Rev.7.00 Feb. 14, 2007 page 545 of 1108
REJ09B0089-0700