English
Language : 

D12320VF25V Datasheet, PDF (596/1146 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Section 16 RAM
16.1.2 Register Configuration
The on-chip RAM is controlled by SYSCR. Table 16.1 shows the address and initial value of
SYSCR.
Table 16.1 RAM Register
Name
Abbreviation R/W
System control register
SYSCR
R/W
Note: * Lower 16 bits of the address.
Initial Value
H'01
Address*
H'FF39
16.2 Register Descriptions
16.2.1 System Control Register (SYSCR)
Bit
:
7
—
Initial value :
0
R/W
: R/W
6
5
4
3
2
1
—
INTM1 INTM0 NMIEG LWROD —
0
0
0
0
0
0
—
R/W
R/W
R/W
R/W
R/W
0
RAME
1
R/W
The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details of other bits in
SYSCR, see section 5.2.1, System Control Register (SYSCR).
Bit 0—RAM Enable (RAME): Enables or disables the on-chip RAM. The RAME bit is
initialized when the reset state is released. It is not initialized in software standby mode.
Bit 0
RAME
0
1
Description
On-chip RAM is disabled
On-chip RAM is enabled
(Initial value)
Rev.7.00 Feb. 14, 2007 page 562 of 1108
REJ09B0089-0700