English
Language : 

D12320VF25V Datasheet, PDF (1012/1146 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Appendix B Internal I/O Registers
TSR5—Timer Status Register 5
H'FEA5
TPU5
Bit
:
Initial value :
Read/Write :
7
TCFD
1
R
6
5
4
3
⎯
TCFU TCFV
⎯
1
0
0
0
⎯ R/(W)* R/(W)* ⎯
2
1
0
⎯
TGFB TGFA
0
0
0
⎯ R/(W)* R/(W)*
Input Capture/Output Compare Flag A
0 [Clearing conditions]
• When DTC is activated by TGIA interrupt while
DISEL bit of MRB in DTC is 0
• When 0 is written to TGFA after reading TGFA = 1
1 [Setting conditions]
• When TCNT = TGRA while TGRA is functioning
as output compare register
• When TCNT value is transferred to TGRA by
input capture signal while TGRA is functioning
as input capture register
Input Capture/Output Compare Flag B
0 [Clearing conditions]
• When DTC is activated by TGIB interrupt while DISEL
bit of MRB in DTC is 0
• When 0 is written to TGFB after reading TGFB = 1
1 [Setting conditions]
• When TCNT = TGRB while TGRB is functioning as
output compare register
• When TCNT value is transferred to TGRB by input
capture signal while TGRB is functioning as input
capture register
Overflow Flag
0 [Clearing condition]
When 0 is written to TCFV after reading TCFV = 1
1 [Setting condition]
When the TCNT value overflows (changes from H'FFFF to H'0000 )
Underflow Flag
0 [Clearing condition]
When 0 is written to TCFU after reading TCFU = 1
1 [Setting condition]
When the TCNT value underflows (changes from H'0000 to H'FFFF)
Count Direction Flag
0 TCNT counts down
1 TCNT counts up
Note: * Can only be written with 0 for flag clearing.
Rev.7.00 Feb. 14, 2007 page 978 of 1108
REJ09B0089-0700