English
Language : 

SH7014 Datasheet, PDF (244/754 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
10. Multifunction Timer Pulse Unit (MTU)
Bits 3 to 0⎯I/O Control C3 to C0 (IOC3 to IOC0): These bits set the TGR0C register function.
Bit 3 Bit 2 Bit 1 Bit 0
IOC3 IOC2 IOC1 IOC0 Description
0
0
0
0
TGR0C Output disabled
(initial value)
1
is an output Initial output is 0
Output 0 on compare-match
compare
1
0
register
Output 1 on compare-match
1
Toggle output on compare-match
1
0
0
Output disabled
1
Initial output is 1 Output 0 on compare-match
1
0
Output 1 on compare-match
1
Toggle output on compare-match
1
0
0
0
TGR0C Capture input source Input capture on rising edge
1
is an input is the TIOC0C pin Input capture on falling edge
capture
1
0
register
Input capture on both edges
1
1
0
0
1
1
0
Capture input source Input capture on TCNT1 count
is channel 1/
up/count down
count clock
1
Note: When the BFA bit of TMDR0 is set to 1 and TGR0C is being used as a buffer register, these
settings become ineffective and input capture/output compares do not occur.
Rev.5.00 Sep. 27, 2007 Page 210 of 716
REJ09B0398-0500