English
Language : 

SH7014 Datasheet, PDF (145/754 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
Bit 6
CW2
0
1
8. Bus State Controller (BSC)
Description
No CS2 space continuous access idle cycles
One CS2 space continuous access idle cycle
(initial value)
Bit 5
CW1
0
1
Description
No CS1 space continuous access idle cycles
One CS1 space continuous access idle cycle
(initial value)
Bit 4
CW0
0
1
Description
No CS0 space continuous access idle cycles
One CS0 space continuous access idle cycle
(initial value)
Bits 3 to 0⎯CS Assert Extension Specification (SW3, SW2, SW1, SW0): The CS assert cycle
extension specification is for making insertions to prevent extension of the RD signal or WRx
signal assert period beyond the length of the CSn signal assert period. Extended cycles insert one
cycle before and after each bus cycle, which simplifies interfaces with external devices and also
has the effect of extending write data hold time. Refer to section 8.3.3, CS Assert Extension
Function, for details.
SW3 specifies the CS assert extension for CS3 space access; SW2 specifies the CS assert
extension for CS2 space access; SW1 specifies the CS assert extension for CS1 space access and
SW0 specifies the CS assert extension for CS0 space access.
Bit 3
SW3
0
1
Description
No CS3 space CS assert extension
CS3 space CS assert extension
(initial value)
Bit 2
SW2
0
1
Description
No CS2 space CS assert extension
CS2 space CS assert extension
(initial value)
Rev.5.00 Sep. 27, 2007 Page 111 of 716
REJ09B0398-0500