English
Language : 

HD6417727BP160CV Datasheet, PDF (90/1098 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/ SH7700 Series
Section 2 CPU
When data is read into the upper 16 bits of a register (bits 31 to 16), the lower 16 bits of the
register (bits 15 to 0) are automatically cleared. A0 and A1 can be stored to the X or Y memory by
this operation, but other registers cannot be stored.
There are some rules to access SR by STC/LDC instruction.
1. When DSP is disabled, same as SH-3 behavior
2. When SDP supervisor mode, same as supervisor mode
3. In User DSP mode, SR can be read by STC instruction
4. In User DSP mode, LDC to SR is allowed but no DSP related bits are protected from write.
Table 2.2 shows detail behavior under each SH3-DSP mode.
Rev.6.00 Mar. 27, 2009 Page 32 of 1036
REJ09B0254-0600