English
Language : 

HD6417727BP160CV Datasheet, PDF (317/1098 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/ SH7700 Series
Section 10 On-Chip Oscillation Circuits
10.2 Overview of the CPG
10.2.1 CPG Block Diagram
A block diagram of the on-chip clock pulse generator is shown in figure 10.1.
CAP1
CKIO2
CKIO
Cycle = Bcyc
CAP2
XTAL
EXTAL
Crystal
oscillator
Clock pulse generator
PLL circuit 1
(× 1, 2, 3, 4, 6)
PLL circuit 2
(× 1, 4)
Divider 1
×1
× 1/2
× 1/3
×1/4
Divider 2
×1
× 1/2
× 1/3
× 1/4
× 1/6
Internal
clock (Iφ)
Cycle = Icyc
Peripheral
clock (Pφ)
Cycle = Pcyc
Bus clock (Pφ)
Cycle = Bcyc
MD2
MD1
MD0
CPG control unit
Clock frequency
control circuit
Standby control
circuit
FRQCR
STBCR
Standby
control
Bus interface
Legend:
FRQCR: Frequency control register
Internal bus
STBCR: Standby control register
Figure 10.1 Block Diagram of Clock Pulse Generator
Rev.6.00 Mar. 27, 2009 Page 259 of 1036
REJ09B0254-0600