English
Language : 

HD6417727BP160CV Datasheet, PDF (495/1098 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/ SH7700 Series
Peripheral clock
(Pφ)
CMCNT0
input clock
CMCNT0
CMCOR0
Compare
match signal
CMF
Section 14 Direct Memory Access Controller (DMAC)
N
0
N
CMI
Figure 14.29 Timing of CMF Setting
Compare-Match Flag Clear Timing
The CMF bit in the CMCSR0 register is cleared by writing 0 to the bit after reading 1. Figure
14.30 shows the timing when the CMF bit is cleared by the CPU.
Peripheral clock
(Pφ)
CMCSR0 write cycle
T1
T2
CMF
Figure 14.30 Timing of CMF Clear by the CPU
Rev.6.00 Mar. 27, 2009 Page 437 of 1036
REJ09B0254-0600