English
Language : 

HD6417727BP160CV Datasheet, PDF (620/1098 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/ SH7700 Series
Section 18 Smart Card Interface
372 clock cycles
186 clock cycles
0
185
Base clock
371 0
185
371 0
Receive
data (RxD0)
Synchro-
nization
sampling
timing
Data
sampling
timing
Start
bit
D0
D1
Figure 18.8 Receive Data Sampling Timing in Smart Card Mode
The receive margin is found from the following equation:
For smart card mode:
M = (0.5 − 1 ) − (L − 0.5)F − D − 0.5 (1 + F) × 100%
2N
N
Where: M = Receive margin (%)
N = Ratio of bit rate to clock (N = 372)
D = Clock duty (D = 0 to 1.0)
L = Frame length (L = 10)
F = Absolute value of clock frequency deviation
Using this equation, the receive margin when F = 0 and D = 0.5 is as follows:
M = (0.5 – 1/2 × 372) × 100% = 49.866%
Rev.6.00 Mar. 27, 2009 Page 562 of 1036
REJ09B0254-0600