English
Language : 

SH7710 Datasheet, PDF (36/996 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series
Figure 25.59 MII Transmit Timing (Normal Operation)............................................................ 909
Figure 25.60 MII Transmit Timing (Case of Conflict)............................................................... 909
Figure 25.61 MII Receive Timing (Normal Operation) ............................................................. 910
Figure 25.62 MII Receive Timing (Case of Error) ..................................................................... 910
Figure 25.63 MDIO Input Timing .............................................................................................. 910
Figure 25.64 MDIO Output Timing ........................................................................................... 910
Figure 25.65 WOL Output Timing ............................................................................................. 911
Figure 25.66 EXOUT Output Timing......................................................................................... 911
Figure 25.67 CAMSEN Input Timing ........................................................................................ 911
Figure 25.68 ARBUBY Output Timing ..................................................................................... 911
Figure 25.69 I/O Port Timing ..................................................................................................... 912
Figure 25.70 TCK Input Timing................................................................................................. 913
Figure 25.71 TRST Input Timing (Reset Hold).......................................................................... 914
Figure 25.72 H-UDI Data Transfer Timing................................................................................ 914
Figure 25.73 ASEMD0 Input Timing......................................................................................... 914
Figure 25.74 ASEBRKAK Delay Time ..................................................................................... 914
Figure 25.75 Output Load Circuit .............................................................................................. 915
Figure 25.76 Load Capacitance vs. Delay Time......................................................................... 916
Appendix
Figure B.1 Package Dimensions (HQFP2828-256 (FP-256G/GV))........................................... 926
Figure B.2 Package Dimensions (P-LFBGA1717-256 (BP-256H/HV)) .................................... 927
Rev. 2.00 Dec. 07, 2005 Page xxxvi of xlii