English
Language : 

82801BA Datasheet, PDF (312/498 Pages) Intel Corporation – Intel 82801BA I/O Controller Hub 2 (ICH2) and Intel 82801BAM I/O Controller Hub 2 Mobile
LPC Interface Bridge Registers (D31:F0)
9.6.2.3
9.6.2.4
RTC_REGC—Register C (Flag Register)
RTC Index:
Default Value:
Lockable:
0Ch
00U00000 (U: Undefined)
No
Attribute:
Size:
Power Well:
RO
8-bit
RTC
Writes to Register C have no effect.
Bit
Description
7
Interrupt Request Flag (IRQF)—RO. IRQF = (PF * PIE) + (AF * AIE) + (UF *UFE). This also causes
the CH_IRQ_B signal to be asserted. This bit is cleared upon RSMRST# or a read of Register C.
Periodic Interrupt Flag (PF)—RO. This bit is cleared upon RSMRST# or a read of Register C.
6 0 = If no taps are specified via the RS bits in Register A, this flag will not be set.
1 = Periodic interrupt Flag will be 1 when the tap specified by the RS bits of register A is 1.
Alarm Flag (AF)—RO.
5 0 = This bit is cleared upon RTCRST# or a read of Register C.
1 = Alarm Flag will be set after all Alarm values match the current time.
Update-ended Flag (UF)—RO.
4 0 = The bit is cleared upon RSMRST# or a read of Register C.
1 = Set immediately following an update cycle for each second.
3:0 Reserved. Will always report 0.
RTC_REGD—Register D (Flag Register)
RTC Index:
Default Value:
Lockable:
0Dh
10UUUUUU (U: Undefined)
No
Attribute:
Size:
Power Well:
R/W
8-bit
RTC
Bit
Description
Valid RAM and Time Bit (VRT)—R/W.
7 0 = This bit should always be written as a 0 for write cycle; however, it will return a 1 for read cycles.
1 = The Valid Ram and Time bit is set to 1 when the PWRGD (power good) signal provided is high.
This feature is not typically used.
6 Reserved. This bit always returns a 0 and should be set to 0 for write cycles.
Date Alarm—R/W. These bits store the date of month alarm value. If set to 000000b, then a don’t
5:0
care state is assumed. The host must configure the date alarm for these bits to do anything, yet they
can be written at any time. If the date alarm is not enabled, these bits will return zeros to mimic the
functionality of the Motorola* 146818B. These bits are not affected by RESET.
9-50
82801BA ICH2 and 82801BAM ICH2-M Datasheet