English
Language : 

HD64F3039F18 Datasheet, PDF (452/710 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer H8 Family / H8/300H Series
Section 13 A/D Converter
13.4.3 Input Sampling and A/D Conversion Time
The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog
input at a time tD after the ADST bit is set to 1, then starts conversion. Figure 13.5 shows the A/D
conversion timing. Table 13.4 indicates the A/D conversion time.
As indicated in figure 13.5, the A/D conversion time includes tD and the input sampling time. The
length of tD varies depending on the timing of the write access to ADCSR. The total conversion
time therefore varies within the ranges indicated in table 13.4.
In scan mode, the values given in table 13.4 apply to the first conversion. In the second and
subsequent conversions the conversion time is fixed at 256 states when CKS = 0 or 128 states
when CKS = 1.
(1)
φ
Address bus (2)
Write signal
Input sampling
timing
ADF
tD
t SPL
Legend:
(1): ADCSR write cycle
(2): ADCSR address
tD : Synchronization delay
tSPL : Input sampling time
tCONV: A/D conversion time
t CONV
Figure 13.5 A/D Conversion Timing
Rev.3.00 Mar. 26, 2007 Page 428 of 682
REJ09B0353-0300