English
Language : 

HD6413007F20 Datasheet, PDF (24/798 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
10.4.2 Compare Match Timing....................................................................................... 369
10.4.3 Input Capture Signal Timing ............................................................................... 371
10.4.4 Timing of Status Flag Setting .............................................................................. 372
10.4.5 Operation with Cascaded Connection.................................................................. 373
10.4.6 Input Capture Setting ........................................................................................... 375
10.5 Interrupt ............................................................................................................................ 376
10.5.1 Interrupt Source ................................................................................................... 376
10.5.2 A/D Converter Activation.................................................................................... 377
10.6 8-Bit Timer Application Example..................................................................................... 377
10.7 Usage Notes ...................................................................................................................... 378
10.7.1 Contention between 8TCNT Write and Clear...................................................... 378
10.7.2 Contention between 8TCNT Write and Increment .............................................. 379
10.7.3 Contention between TCOR Write and Compare Match ...................................... 380
10.7.4 Contention between TCOR Read and Input Capture ........................................... 381
10.7.5 Contention between Counter Clearing by Input Capture and
Counter Increment ............................................................................................... 382
10.7.6 Contention between TCOR Write and Input Capture .......................................... 383
10.7.7 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode
(Cascaded Connection) ........................................................................................ 384
10.7.8 Contention between Compare Matches A and B ................................................. 385
10.7.9 8TCNT Operation at Internal Clock Source Switchover ..................................... 385
Section 11 Programmable Timing Pattern Controller (TPC) ................................. 389
11.1 Overview........................................................................................................................... 389
11.1.1 Features................................................................................................................ 389
11.1.2 Block Diagram..................................................................................................... 390
11.1.3 Pin Configuration................................................................................................. 391
11.1.4 Register Configuration......................................................................................... 392
11.2 Register Descriptions ........................................................................................................ 393
11.2.1 Port A Data Direction Register (PADDR) ........................................................... 393
11.2.2 Port A Data Register (PADR).............................................................................. 393
11.2.3 Port B Data Direction Register (PBDDR) ........................................................... 394
11.2.4 Port B Data Register (PBDR) .............................................................................. 394
11.2.5 Next Data Register A (NDRA) ............................................................................ 395
11.2.6 Next Data Register B (NDRB)............................................................................. 396
11.2.7 Next Data Enable Register A (NDERA).............................................................. 398
11.2.8 Next Data Enable Register B (NDERB) .............................................................. 399
11.2.9 TPC Output Control Register (TPCR) ................................................................. 400
11.2.10 TPC Output Mode Register (TPMR) ................................................................... 402
11.3 Operation .......................................................................................................................... 404
Rev.5.00 Sep. 12, 2007 Page xxii of xxviii
REJ09B0396-0500