English
Language : 

HD6413007F20 Datasheet, PDF (133/798 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
5. Interrupt Controller
5.4.3 Interrupt Response Time
Table 5.5 indicates the interrupt response time from the occurrence of an interrupt request until the
first instruction of the interrupt service routine is executed.
Table 5.5 Interrupt Response Time
External Memory
No. Item
On-Chip
8-Bit Bus
Memory 2 States 3 States
16-Bit Bus
2 States 3 States
1 Interrupt priority
2*1
2*1
decision
2 Maximum number
1 to 23 1 to 27
of states until end of
current instruction
3 Saving PC and CCR 4
8
to stack
4 Vector fetch
4
8
5 Instruction prefetch*2 4
8
6 Internal processing*3 4
4
2*1
1 to 31*4
2*1
1 to 23
12*4
4
12*4
4
12*4
4
4
4
2*1
1 to 25*4
6*4
6*4
6*4
4
Total
19 to 41 31 to 57 43 to 73
19 to 41 25 to 49
Notes: 1. 1 state for internal interrupts.
2. Prefetch after the interrupt is accepted and prefetch of the first instruction in the
interrupt service routine.
3. Internal processing after the interrupt is accepted and internal processing after vector
fetch.
4. The number of states increases if wait states are inserted in external memory access.
Rev.5.00 Sep. 12, 2007 Page 103 of 764
REJ09B0396-0500