English
Language : 

HD6432633 Datasheet, PDF (586/1453 Pages) Renesas Technology Corp – Series of Microcomputers (MCUs: microcomputer units)
Bit 7 Bit 6 Bit 5 Bit 4
Channel IOD3 IOD2 IOD1 IOD0 Description
3
0 0 0 0 TGR3D is Output disabled
(Initial value)
1
output Initial output is 0 0 output at compare match
1
0
compare output
register*2
1 output at compare match
1
Toggle output at compare
match
100
Output disabled
1
10
Initial output is 1 0 output at compare match
output
1 output at compare match
1
Toggle output at compare
match
1 0 0 0 TGR3D is Capture input Input capture at rising edge
1
input
source is
capture TIOCD3 pin
Input capture at falling edge
1
*
register*2
Input capture at both edges
1
*
*
Capture input Input capture at TCNT4
source is channel count-up/count-down*1
4/count clock
*: Don’t care
Notes: *1 When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and ø/1 is used as the TCNT4
count clock, this setting is invalid and input capture is not generated.
*2 When the BFB bit in TMDR3 is set to 1 and TGR3D is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.
532