English
Language : 

HD6432633 Datasheet, PDF (1025/1453 Pages) Renesas Technology Corp – Series of Microcomputers (MCUs: microcomputer units)
Section 23B Clock Pulse Generator
(H8S/2633R, H8S/2695)
23B.1 Overview
The H8S/2633R has a built-in clock pulse generator (CPG) that generates the system clock (ø), the
bus master clock, and internal clocks.
The clock pulse generator consists of an oscillator, PLL (phase-locked loop) circuit, clock
selection circuit, medium-speed clock divider, bus master clock selection circuit, subclock
oscillator, and waveform shaping circuit. The frequency can be changed by means of the PLL
circuit in the CPG. Frequency changes are performed by software by means of settings in the
system clock control register (SCKCR) and low-power control register (LPWRCR).
The input clock frequency is 2 MHz to 25 MHz. With the H8S/2633R and H8S/2695 PLL must be
set to use a multiplier of × 2 or × 4 when operating at frequencies of 25 MHz < ø ≤ 28 MHz.
23B.1.1 Block Diagram
Figure 23B-1 shows a block diagram of the clock pulse generator.
EXTAL
XTAL
System
clock
oscillator
*1
LPWRCR
STC1, STC0
*2
PLL circuit
(×1, ×2, ×4)
ø SUB
Clock
selection
circuit
SCKCR
SCK2 to SCK0
Medium-
speed
clock divider
ø/2 to
ø/32
ø
Bus
master
clock
selection
circuit
OSC1
OSC2
Subclock
oscillator
Waveform
shaping
circuit
WDT1
count
clock
System clock Internal clock to
to ø pin supporting modules
Bus master clock
to CPU, DMAC*1
and DTC*1
Legend:
LPWRCR: Low-power control register
SCKCR: System clock control register
Note: *1 This function is not available in the H8S/2695.
*2 The input clock frequency is 2 MHz to 25 MHz. With the H8S/2633R and H8S/2695 PLL must be set to use
a multiplier of × 2 or × 4 when operating at frequencies of 25 MHz < ø ≤ 28 MHz.
Figure 23B-1 Block Diagram of Clock Pulse Generator
971