English
Language : 

HD6432633 Datasheet, PDF (1319/1453 Pages) Renesas Technology Corp – Series of Microcomputers (MCUs: microcomputer units)
BCRL—Bus Control Register L
Bit
:
7
6
5
BRLE BREQOE —
Initial value :
0
0
0
R/W
: R/W R/W
—
H'FED5
Bus Controller
4
OES*
0
R/W
3
DDS*
1
R/W
2
RCTS*
0
R/W
1
WDBE
0
R/W
0
WAITE
0
R/W
OE select
0
CS3 pin used as port or as CS3 signal output.
1
When only area 2 is set as DRAM, or when
areas 2 to 5 are set as contiguous DRAM space,
the CS3 pin is used as the OE pin.
BREQO pin enable
0
BREQO output disabled. BREQO can be used as an I/O port.
1
BREQO output enabled.
Bus release enable
0
Release of external bus privileges disabled. BREQ,
BACK, and BREQO can be used as I/O ports.
1
Release of external bus privileges enabled.
DACK timing select
0
When performing DMAC single address transmission to the
DRAM space, always perform full access. The DACK signal
level changes to LOW from Tr or T1 cycle.
1
Burst access is also available when performing DMAC single
address transmission to the DRAM space. The DACK signal
level changes to LOW from TC1 or T2 cycle.
Read CAS timing select
0
CAS signal output timing is the same when reading and writing.
1
When reading, the CAS signal is asserted one half cycle faster than
when writing.
Write data buffer enable
0
Do not use write data buffer function.
1
Use write data buffer function.
WAIT pin enable
0
Wait input via WAIT pin disabled. The WAIT pin can be used as an I/O port.
1
Wait input via WAIT pin enabled.
Note: * This function is not available in the H8S/2695.
1265