English
Language : 

HD6432633 Datasheet, PDF (1320/1453 Pages) Renesas Technology Corp – Series of Microcomputers (MCUs: microcomputer units)
MCR—Memory Control Register
H'FED6
(This function is not available in the H8S/2695.)
Bit
:
Initial value :
R/W
:
7
TPC
0
R/W
6
5
4
3
2
BE RCDM CW2 MXC1 MXC0
0
0
0
0
0
R/W R/W R/W R/W R/W
Bus Controller
1
RLW1
0
R/W
0
RLW0
0
R/W
Reserved bit
RAS down mode
0
DRAM interface: RAS up mode selected.
1
DRAM interface: RAS down mode selected.
Burst access enable
0
Burst access disabled (permanently full access).
1
DRAM space accessed in high-speed page mode.
TP cycle control
0
One precharge cycle state inserted.
1
Two precharge cycle states inserted.
Multiplex shift count 1, 0
MXC1 MXC0
0
0
8-bit shift
(1) When set for 8-bit access space: Row addresses A23 to A8 are
targets of comparison.
(2) When set for 16-bit access space: Row addresses A23 to A9 are
targets of comparison.
1
9-bit shift
(1) When set for 8-bit access space: Row addresses A23 to A9 are
targets of comparison.
(2) When set for 16-bit access space: Row addresses A23 to A10 are
targets of comparison.
1
0
10-bit shift
(1) When set for 8-bit access space: Row addresses A23 to A10 are
targets of comparison.
(2) When set for 16-bit access space: Row addresses A23 to A11 are
targets of comparison.
1
—
Refresh cycle wait control 1, 0
RLW1 RLW0
0
0
Do not insert wait state.
1
Insert 1 wait state.
1
0
Insert 2 wait states.
1
Insert 3 wait states.
1266