English
Language : 

HD6432633 Datasheet, PDF (1043/1453 Pages) Renesas Technology Corp – Series of Microcomputers (MCUs: microcomputer units)
24.2 Register Descriptions
24.2.1 Standby Control Register (SBYCR)
Bit
:
7
6
5
4
3
2
1
0
SSBY STS2 STS1 STS0 OPE
—
—
—
Initial value :
0
0
0
0
1
0
0
0
R/W
:
R/W
R/W
R/W
R/W
R/W
—
—
—
SBYCR is an 8-bit readable/writable register that performs power-down mode control.
SBYCR is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in
software standby mode.
Bit 7—Software Standby (SSBY): When making a low power dissipation mode transition by
executing the SLEEP instruction, the operating mode is determined in combination with other
control bits.
Note that the value of the SSBY bit does not change even when shifting between modes using
interrupts.
Bit 7
SSBY
Description
0
Shifts to sleep mode when the SLEEP instruction is executed in high-speed
mode or medium-speed mode.
Shifts to sub-sleep mode* when the SLEEP instruction is executed in
sub-active mode*.
(Initial value)
1
Shifts to software standby mode, sub-active mode*, and watch mode* when the
SLEEP instruction is executed in high-speed mode or medium-speed mode.
Shifts to watch mode* or high-speed mode when the SLEEP instruction is executed in
sub-active mode*.
Note: * This function is not available in the H8S/2695.
989