English
Language : 

HD6417750 Datasheet, PDF (910/1039 Pages) Renesas Technology Corp – SuperH RISC engine
Table 22.32 Clock and Control Signal Timing (HD6417750SVF133, HD6417750SVBT133)
HD6417750SVBT133: VDDQ = 3.0 to 3.6 V, VDD = 1.5 V typ, Ta = –30 to +70°C, CL = 30 pF
HD6417750SVF133: VDDQ = 3.0 to 3.6 V, VDD = 1.5 V, Ta = –20 to +75°C, CL = 30 pF
Item
Symbol Min
EXTAL
PLL2
1/2 divider
f
16
EX
clock input operating operating
frequency
1/2 divider not fEX
8
operating
PLL2 not 1/2 divider
f
2
EX
operating operating
1/2 divider not fEX
1
operating
EXTAL clock input cycle time
tEXcyc
22
EXTAL clock input low-level pulse width tEXL
3.5
EXTAL clock input high-level pulse width tEXH
3.5
EXTAL clock input rise time
tEXr
—
EXTAL clock input fall time
t
—
EXf
CKIO clock PLL2 operating
f
25
OP
output
PLL2 not operating
f
1
OP
CKIO clock output cycle time
t
14
cyc
CKIO clock output low-level pulse width tCKOL1
1
CKIO clock output high-level pulse width t
1
CKOH1
CKIO clock output rise time
t
—
CKOr
CKIO clock output fall time
t
—
CKOf
CKIO clock output low-level pulse width tCKOL2
3
CKIO clock output high-level pulse width tCKOH2
3
Power-on oscillation settling time
tOSC1
10
Power-on oscillation settling time/mode tOSCMD
10
settling
SCK2 reset setup time
SCK2 reset hold time
MD reset setup time
MD reset hold time
5(6(7 assert time
t
20
SCK2RS
tSCK2RH
20
t
3
MDRS
t
20
MDRH
t
20
RESW
PLL synchronization settling time
tPLL
200
Max Unit Figure
45
MHz
23
45
23
1000
—
—
4
4
67
67
1000
—
—
3
3
—
—
—
—
ns
ns
ns
ns
ns
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ms
ms
22.1
22.1
22.1
22.1
22.1
22.2(1)
22.2(1)
22.2(1)
22.2(1)
22.2(1)
22.2(2)
22.2(2)
22.3, 22.5
22.3, 22.5
—
ns 22.11
—
ns 22.3, 22.5, 22.11
—
t
22.12
cyc
—
ns 22.3, 22.5, 22.12
—
t
22.3, 22.4, 22.5,
cyc
22.6, 22.11
—
µs 22.9, 22.10
Rev. 6.0, 07/02, page 858 of 986