English
Language : 

HD6417750 Datasheet, PDF (414/1039 Pages) Renesas Technology Corp – SuperH RISC engine
Bit 2: A6TEH2
0
1
Bit 1: A6TEH1
0
1
0
1
Bit 0: A6TEH0
0
1
0
1
0
1
0
1
Waits Inserted
0 (Initial value)
1
2
3
6
9
12
15
13.2.10 Synchronous DRAM Mode Register (SDMR)
The synchronous DRAM mode register (SDMR) is a write-only virtual 16-bit register that is
written to via the synchronous DRAM address bus, and sets the mode of the area 2 and area 3
synchronous DRAM.
Settings for the SDMR register must be made before accessing synchronous DRAM.
Bit: 15
14
13
12
11
10
9
8
Bit name:
Initial value: —
—
—
—
—
—
—
—
R/W: W
W
W
W
W
W
W
W
Bit: 7
6
5
4
3
2
1
0
Bit name:
Initial value: —
—
—
—
—
—
—
—
R/W: W
W
W
W
W
W
W
W
Since the address bus, not the data bus, is used to write to the synchronous DRAM mode register,
if the value to be set is “X” and the SDMR register address is “Y”, value “X” is written to the
synchronous DRAM mode register by performing a write to address X + Y. When the
synchronous DRAM bus width is set to 32 bits, as A0 of the synchronous DRAM is connected to
A2 of the SH7750 Series, and A1 of the synchronous DRAM is connected to A3 of the SH7750
Series, the value actually written to the synchronous DRAM is the value of “X” shifted 2 bits to
the right.
Rev. 6.0, 07/02, page 362 of 986