English
Language : 

HD64F38602R Datasheet, PDF (362/552 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer
Section 16 I2C Bus Interface 2 (IIC2)
SCL
(Master output)
SDA
(Master output)
SDA
(Slave output)
1
2
3
4
5
6
7
8
9
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Slave address
R/W
A
1
2
Bit 7 Bit 6
TDRE
TEND
ICDRT
Address + R/W
Data 1 Data 2
ICDRS
Address + R/W
Data 1
User
[2] Instruction of start
processing
condition issuance
[3] Write data to ICDRT (first byte)
[4] Write data to ICDRT (second byte)
[5] Write data to ICDRT (third byte)
Figure 16.5 Master Transmit Mode Operation Timing (1)
SCL
(Master output)
SDA
(Master output)
SDA
(Slave output)
TDRE
TEND
ICDRT
ICDRS
9
1
2
3
4
5
6
7
8
9
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
A
A/A
Data n
Data n
User [5] Write data to ICDRT
processing
[6] Issue stop condition. Clear TEND.
[7] Set slave receive mode
Figure 16.6 Master Transmit Mode Operation Timing (2)
Rev. 3.00 May 15, 2007 Page 330 of 516
REJ09B0152-0300