English
Language : 

SH7619_09 Datasheet, PDF (446/860 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7619 Series
Section 15 Serial Communication Interface with FIFO (SCIF)
Initial
Bit
Bit Name value R/W Description
7
RTRG1
0
R/W Receive FIFO Data Trigger
6
RTRG0
0
R/W Set the specified receive trigger number. The receive
data full (RDF) flag in the serial status register (SCFSR)
is set when the number of receive data stored in the
receive FIFO register (SCFRDR) exceeds the specified
trigger number shown below.
• Asynchronous mode
00: 1
01: 4
10: 8
11: 14
• Synchronous mode
00: 1
01: 2
10: 8
11: 14
5
TTRG1
0
R/W Transmit FIFO Data Trigger 1 and 0
4
TTRG0
0
R/W Set the specified transmit trigger number. The transmit
FIFO data register empty (TDFE) flag in the serial
status register (SCFSR) is set when the number of
transmit data in the transmit FIFO data register
(SCFTDR) becomes less than the specified trigger
number shown below.
00: 8 (8)*
01: 4 (12)*
10: 2 (14)*
11: 0 (16)*
Note: * Values in parentheses mean the number of
remaining bytes in SCFTDR when the TDFE
flag is set to 1.
Rev. 6.00 Jul. 15, 2009 Page 406 of 816
REJ09B0237-0600