English
Language : 

SH7619_09 Datasheet, PDF (213/860 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7619 Series
Section 7 Bus State Controller (BSC)
Figure 7.17 shows a timing chart for burst writes. In burst write, the ACTV command is output in
the Tr cycle, the WRIT command is issued in the Tc1, Tc2, and Tc3 cycles, and the WRITA
command is issued to execute an auto-precharge in the Tc4 cycle. In the write cycle, the write data
is output simultaneously with the write command. After the write command with the auto-
precharge is output, the Trw1 cycle that waits for the auto-precharge initiation is followed by the
Tap cycle that waits for completion of the auto-precharge induced by the WRITA command in the
SDRAM. In the Tap cycle, a new command will not be issued to the same bank. However, other
CS areas and other banks can be accessed. The number of Trw1 cycles is specified by bits
TRWL1 and TRWL0 in CS3WCR. The number of Tap cycles is specified by bits WTRP1 and
WTRP0 in CS3WCR.
CKIO
A25 to A0
A11*
CSn
RAS
CAS
RD/WR
DQMxx
D
BS
Tr
Tc1
Tc2
Tc3
Tc4 Trwl
Tap
Note: * Address pin to be connected to pin A10 of SDRAM.
Figure 7.17 Basic Timing for Burst Write (Auto Precharge)
Rev. 6.00 Jul. 15, 2009 Page 173 of 816
REJ09B0237-0600