English
Language : 

SH7619_09 Datasheet, PDF (194/860 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7619 Series
Section 7 Bus State Controller (BSC)
7.5.3 Access Wait Control
Wait cycle insertion on a normal space access can be controlled by the settings of bits WR3 to
WR0 in CSnWCR. It is possible for areas 4, 5A, and 5B to insert wait cycles independently in
read access and in write access. The areas other than 4, 5A, and 5B have the same access wait for
read cycle and write cycle. The specified number of Tw cycles is inserted as wait cycles in a
normal space access shown in figure 7.9.
T1
Tw
T2
CKIO
A25 to A0
CSn
RD/WR
RD
Read
D
Write
WEn(BEn)
D
BS
Figure 7.9 Wait Timing for Normal Space Access (Software Wait Only)
When the WM bit in CSnWCR is cleared to 0, the external wait signal (WAIT) is also sampled.
The WAIT pin sampling is shown in figure 7.10. In this example, two wait cycles are inserted as
software wait. The WAIT signal is sampled at the falling edge of the CKIO signal in the cycle
immediately before the T2 cycle (T1 or Tw cycle).
Rev. 6.00 Jul. 15, 2009 Page 154 of 816
REJ09B0237-0600