English
Language : 

MC9S12G Datasheet, PDF (540/1160 Pages) Freescale Semiconductor, Inc – Ignores external trigger. Performs one conversion sequence and stops.
Pulse-Width Modulator (S12PWM8B8CV2)
Register
Name
Bit 7
6
5
4
3
2
1
R
0
0
0
0
0
0
0
RESERVED W
R
0
0
0
0
0
0
0
RESERVED W
R
0
0
0
0
0
0
0
RESERVED W
= Unimplemented or Reserved
Figure 17-2. The scalable PWM Register Summary (Sheet 1 of 4)
1 The related bit is available only if corresponding channel exists.
2 The register is available only if corresponding channel exists.
Bit 0
0
0
0
17.3.2.1 PWM Enable Register (PWME)
Each PWM channel has an enable bit (PWMEx) to start its waveform output. When any of the PWMEx
bits are set (PWMEx = 1), the associated PWM output is enabled immediately. However, the actual PWM
waveform is not available on the associated PWM output until its clock source begins its next cycle due to
the synchronization of PWMEx and the clock source.
NOTE
The first PWM cycle after enabling the channel can be irregular.
An exception to this is when channels are concatenated. Once concatenated mode is enabled (CONxx bits
set in PWMCTL register), enabling/disabling the corresponding 16-bit PWM channel is controlled by the
low order PWMEx bit. In this case, the high order bytes PWMEx bits have no effect and their
corresponding PWM output lines are disabled.
While in run mode, if all existing PWM channels are disabled (PWMEx–0 = 0), the prescaler counter shuts
off for power savings.
R
W
Reset
7
PWME7
0
Read: Anytime
Write: Anytime
6
PWME6
5
PWME5
4
PWME4
3
PWME3
2
PWME2
0
0
0
0
0
Figure 17-3. PWM Enable Register (PWME)
1
PWME1
0
0
PWME0
0
MC9S12G Family Reference Manual, Rev.1.01
540
Freescale Semiconductor
This document is valid for the S12G96 and the S12G128 device. All information related to other devices is preliminary.