English
Language : 

EZ80F91MCU Datasheet, PDF (27/396 Pages) Zilog, Inc. – eZ80Acclaim-TM Flash Microcontrollers
eZ80F91 MCU
Product Specification
8
Table 2. Pin Identification on the eZ80F91 Device (Continued)
LQFP BGA
Pin # Pin#
11 D3
Symbol
ADDR8
Function
Signal Direction
Address Bus Bidirectional
12 F6
ADDR9 Address Bus Bidirectional
13 E1
ADDR10 Address Bus Bidirectional
14 E2
15 E3
16 E4
VDD
VSS
ADDR11
Power Supply
Ground
Address Bus Bidirectional
Note: *PHY represents the physical layer of the OSI model.
Description
Configured as an output in
normal operation. The address
bus selects a location in memory
or I/O space to be read or written.
Configured as an input during bus
acknowledge cycles. Drives the
Chip Select/Wait State Generator
block to generate Chip Selects.
Configured as an output in
normal operation. The address
bus selects a location in memory
or I/O space to be read or written.
Configured as an input during bus
acknowledge cycles. Drives the
Chip Select/Wait State Generator
block to generate Chip Selects.
Configured as an output in
normal operation. The address
bus selects a location in memory
or I/O space to be read or written.
Configured as an input during bus
acknowledge cycles. Drives the
Chip Select/Wait State Generator
block to generate Chip Selects.
Power Supply.
Ground.
Configured as an output in
normal operation. The address
bus selects a location in memory
or I/O space to be read or written.
Configured as an input during bus
acknowledge cycles. Drives the
Chip Select/Wait State Generator
block to generate Chip Selects.
PS019209-0504
PRELIMINARY
Architectural Overview