English
Language : 

EZ80F91MCU Datasheet, PDF (18/396 Pages) Zilog, Inc. – eZ80Acclaim-TM Flash Microcontrollers
eZ80F91 MCU
Product Specification
xviii
Table 139. EMAC Reset Control Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . 269
Table 140. EMAC Transmit Lower Boundary Pointer Register—Low Byte . . . 270
Table 141. EMAC Transmit Lower Boundary Pointer Register—High Byte . . 270
Table 142. EMAC Boundary Pointer Register—Low Byte. . . . . . . . . . . . . . . . 271
Table 143. EMAC Boundary Pointer Register—High Byte . . . . . . . . . . . . . . . 271
Table 144. EMAC Boundary Pointer Register—Upper Byte . . . . . . . . . . . . . . 272
Table 145. EMAC Receive High Boundary Pointer Register—Low Byte . . . . 272
Table 146. EMAC Receive Read Pointer Register—Low Byte . . . . . . . . . . . . 273
Table 147. EMAC Receive High Boundary Pointer Register—High Byte . . . . 273
Table 148. EMAC Receive Read Pointer Register—High Byte. . . . . . . . . . . . 274
Table 149. EMAC Buffer Size Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 275
Table 150. EMAC Interrupt Enable Register . . . . . . . . . . . . . . . . . . . . . . . . . . 276
Table 151. EMAC Interrupt Status Register . . . . . . . . . . . . . . . . . . . . . . . . . . . 277
Table 152. EMAC PHY Read Status Data Register—Low Byte. . . . . . . . . . . . 278
Table 153. EMAC MII Status Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 279
Table 154. EMAC PHY Read Status Data Register—High Byte . . . . . . . . . . . 279
Table 155. EMAC Receive Write Pointer Register—Low Byte. . . . . . . . . . . . . 280
Table 156. EMAC Receive Write Pointer Register—High Byte . . . . . . . . . . . . 281
Table 157. EMAC Transmit Read Pointer Register—Low Byte . . . . . . . . . . . . 281
Table 158. EMAC Transmit Read Pointer Register—High Byte. . . . . . . . . . . . 282
Table 159. EMAC Receive Blocks Left Register—High Byte . . . . . . . . . . . . . . 283
Table 160. EMAC Receive Blocks Left Register—Low Byte . . . . . . . . . . . . . . 283
Table 161. EMAC FIFO Data Register—Low Byte. . . . . . . . . . . . . . . . . . . . . . 284
Table 162. EMAC FIFO Data Register—High Byte . . . . . . . . . . . . . . . . . . . . . 284
Table 163. EMAC FIFO Flags Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 285
Table 164. Recommend ZDI Clock vs. System Clock Frequency . . . . . . . . . . 287
Table 165. ZDI Write Only Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 294
Table 166. ZDI Address Match Registers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 296
Table 167. ZDI Break Control Register. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 297
Table 168. ZDI Master Control Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 299
Table 169. ZDI Write Data Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300
Table 170. ZDI Read/Write Control Register Functions . . . . . . . . . . . . . . . . . . 301
Table 171. ZDI Bus Control Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 302
Table 172. Instruction Store 4:0 Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 304
Table 173. eZ80 Product ID Low Byte Register . . . . . . . . . . . . . . . . . . . . . . . . 305
Table 174. ZDI Write Memory Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 305
PS019209-0504
PRELIMINARY
List of Tables