English
Language : 

DRA722_17 Datasheet, PDF (154/408 Pages) Texas Instruments – Infotainment Applications Processor
DRA722, DRA724, DRA725, DRA726
SPRS956B – MARCH 2016 – REVISED JANUARY 2017
www.ti.com
Table 5-10. LVCMOS DDR DC Electrical Characteristics (continued)
PARAMETER
MIN
NOM
MAX
UNIT
VIH
High-level input threshold
DDR3/DDR3L
VIL
Low-level input threshold
DDR3/DDR3L
VCM
Input common-mode voltage
VREF+0.1
-0.2
VREF -
10%vdds
VDDS+0.2
V
VREF-0.1
V
VREF+
V
10%vdds
CPAD
Pad capacitance (including package capacitance)
3
pF
Signal Names in MUXMODE 0 (Differential Signals): ddr1_dqs[3:0], ddr1_dqsn[3:0], ddr1_ck, ddr1_nck, ddr1_dqs_ecc, ddr1_dqsn_ecc
Bottom Balls: AH25 / AG25 / AE27 / AE28 / AD27 / AD28 / Y28 / Y27 / V27 / V28 / AG24 / AH24
Driver Mode
VOH
VOL
CPAD
ZO
High-level output threshold (IOH = 0.1 mA)
Low-level output threshold (IOL = 0.1 mA)
Pad capacitance (including package capacitance)
Output impedance (drive
strength)
l[2:0] = 000
(Imp80)
0.9*VDDS
V
0.1*VDDS
V
3
pF
80
Ω
l[2:0] = 001
60
(Imp60)
l[2:0] = 010
48
(Imp48)
l[2:0] = 011
40
(Imp40)
l[2:0] = 100
34
(Imp34)
Single-Ended Receiver Mode
VIH
High-level input threshold
DDR3/DDR3L
VIL
Low-level input threshold
DDR3/DDR3L
VCM
Input common-mode voltage
VREF+0.1
-0.2
VREF -
10%vdds
VDDS+0.2
V
VREF-0.1
V
VREF+
V
10%vdds
CPAD
Pad capacitance (including package capacitance)
Differential Receiver Mode
3
pF
VSWING
VCM
Input voltage swing
Input common-mode voltage
DDR3/DDR3L
0.2
VREF -
10%vdds
vdds+0.4
V
VREF+
V
10%vdds
CPAD
Pad capacitance (including package capacitance)
3
pF
(1) VDDS in this table stands for corresponding power supply (i.e. vdds_ddr1). For more information on the power supply name and the
corresponding ball, see Table 4-2, POWER [10] column.
(2) VREF in this table stands for corresponding Reference Power Supply (i.e. ddr1_vref0). For more information on the power supply name
and the corresponding ball, see Table 4-2, POWER [10] column.
5.7.2 HDMIPHY DC Electrical Characteristics
The HDMIPHY DC Electrical Characteristics are compliant with the HDMI 1.4a specification and are not
reproduced here.
5.7.3 Dual Voltage LVCMOS I2C DC Electrical Characteristics
Table 5-11 summarizes the DC electrical characteristics for Dual Voltage LVCMOS I2C Buffers.
NOTE
For more information on the I/O cell configurations, see the Control Module section of the
Device TRM.
154 Specifications
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: DRA722 DRA724 DRA725 DRA726