English
Language : 

SH7125_08 Datasheet, PDF (496/774 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Section 13 A/D Converter (ADC)
Figure 13.1 shows a block diagram of the A/D converter.
Module data bus
Internal data bus
AVCC
AVSS
10-bit D/A
ANm
•
•
•
•
•
•
ANn
+
Comparator
Sample-and-
hold circuit
Control circuit
Pφ
Pφ/2
Pφ/3
Pφ/4
ADI
interrupt signal
Conversion start
trigger from MTU2
ADTRG
[Legend]
ADCR:
A/D control register
ADCSR:
A/D control/status register
ADTSR:
A/D trigger select register
ADDRm to ADDRn: A/D data registers m to n
Note: The register number corresponds to the channel number of the module.
(m to n = 0 to 7)
Figure 13.1 Block Diagram of A/D Converter (for One Module)
Rev. 4.00 Jul. 25, 2008 Page 476 of 750
REJ09B0243-0400