English
Language : 

HD6473032F16 Datasheet, PDF (463/847 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
Section 12 Watchdog Timer
12.3.4 Timing of Setting of Watchdog Timer Reset Bit (WRST)
The WRST bit in RSTCSR is valid when bits WT/IT and TME are both set to 1 in TCSR.
Figure 12.7 shows the timing of setting of WRST and the internal reset timing. The WRST bit is
set to 1 when TCNT overflows and OVF is set to 1. At the same time an internal reset signal is
generated for the entire chip. This internal reset signal clears OVF to 0, but the WRST bit remains
set to 1. The reset routine must therefore clear the WRST bit.
φ
TCNT
H'FF
H'00
Overflow signal
OVF
WDT internal
reset
WRST
Figure 12.7 Timing of Setting of WRST Bit and Internal Reset
Rev. 3.00 Mar 21, 2006 page 433 of 814
REJ09B0302-0300