English
Language : 

HD6473032F16 Datasheet, PDF (407/847 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
Section 10 16-Bit Integrated Timer Unit (ITU)
Timing of Disabling of ITU Output by External Trigger: If the XTGD bit is cleared to 0 in
TOCR in reset-synchronized PWM mode or complementary PWM mode, when an input capture A
signal occurs in channel 1, the master enable bits are cleared to 0 in TOER, disabling ITU output.
Figure 10.55 shows the timing.
φ
TIOCA1 pin
Input capture
signal
TOER
N
H'C0
N
H'C0
ITU output
pins
ITU output
ITU output
Legend:
N: Arbitrary setting (H'C1 to H'FF)
I/O port
Generic
input/output
ITU output
ITU output
I/O port
Generic
input/output
Figure 10.55 Timing of Disabling of ITU Output by External Trigger (Example)
Timing of Output Inversion by TOCR: The output levels in reset-synchronized PWM mode and
complementary PWM mode can be inverted by inverting the output level select bits (OLS4 and
OLS3) in TOCR. Figure 10.56 shows the timing.
T1
T2
T3
φ
Address bus
TOCR address
TOCR
ITU output pin
Inverted
Figure 10.56 Timing of Inverting of ITU Output Level by Writing to TOCR (Example)
Rev. 3.00 Mar 21, 2006 page 377 of 814
REJ09B0302-0300