English
Language : 

SH7147 Datasheet, PDF (843/1108 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Section 20 Flash Memory
Table 20.6 Usable Parameters and Target Modes
Name of
Parameter
Pro-
Abbrevia- Down- Initiali- gram-
Initial
tion
load zation ming Erasure R/W Value
Allocation
Download pass/fail DPFR √
—
——
result
R/W Undefined On-chip
RAM*
Flash pass/fail
FPFR —
√
result
√
√
R/W Undefined R0 of CPU
Flash
FPEFEQ —
√
programming/
erasing frequency
control
——
R/W Undefined R4 of CPU
Flash user branch FUBRA —
√
address set
——
R/W Undefined R5 of CPU
Flash multipurpose FMPAR —
—
√
—
address area
R/W Undefined R5 of CPU
Flash multipurpose FMPDR —
—
√
—
data destination
area
R/W Undefined R4 of CPU
Flash erase block FEBS
—
—
select
—√
R/W Undefined R4 of CPU
Note: * One byte of start address of download destination specified by FTDAR
Rev. 3.00 Oct. 06, 2008 Page 819 of 1080
REJ09B0230-0300