English
Language : 

SH7147 Datasheet, PDF (469/1108 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Section 10 Multi-Function Timer Pulse Unit 2 (MTU2) and Multi-Function Timer Pulse Unit 2S (MTU2S)
10.7.8 Contention between Buffer Register Write and TCNT Clear
When the buffer transfer timing is set at the TCNT clear by the buffer transfer mode register
(TBTM), if TCNT clear occurs in the T2 state of a TGR write cycle, the data that is transferred to
TGR by the buffer operation is the data before write.
Figure 10.125 shows the timing in this case.
MPφ
Address
Write signal
TCNT clear
signal
Buffer transfer
signal
Buffer register
TGR write cycle
T1
T2
Buffer register
address
Buffer register write data
N
M
TGR
N
Figure 10.125 Contention between Buffer Register Write and TCNT Clear
Rev. 3.00 Oct. 06, 2008 Page 445 of 1080
REJ09B0230-0300