English
Language : 

HD64F3028F25 Datasheet, PDF (402/925 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
16-bit timer Operating Modes
Table 9.7 (a) 16-bit timer Operating Modes (Channel 0)
Register Settings
TSNC
TMDR
TIOR0
16TCR0
Synchro-
Clear
Clock
Operating Mode
nization MDF FDIR PWM
IOA
IOB
Select
Select
Synchronous preset SYNC0 = 1 —
—
PWM mode
—
— PWM0 = 1 —
*
Output compare A
—
— PWM0 = 0 IOA2 = 0
Other bits
unrestricted
Output compare B
—
—
IOB2 = 0
Other bits
unrestricted
Input capture A
—
— PWM0 = 0 IOA2 = 1
Other bits
unrestricted
Input capture B
—
— PWM0 = 0
IOB2 = 1
Other bits
unrestricted
Counter By compare
clearing match/input
capture A
—
—
CCLR1 = 0
CCLR0 = 1
By compare
match/input
capture B
—
—
CCLR1 = 1
CCLR0 = 0
Syn-
SYNC0 = 1 —
—
chronous
clear
CCLR1 = 1
CCLR0 = 1
Legend: Setting available (valid). — Setting does not affect this mode.
Note: * The input capture function cannot be used in PWM mode. If compare match A and compare match B occur
simultaneously, the compare match signal is inhibited.
Rev. 2.00, 09/03, page 370 of 890