English
Language : 

HD64F3028F25 Datasheet, PDF (154/925 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
6.2.7 DRAM Control Register A (DRCRA)
Bit
7
6
5
4
DRAS2 DRAS1 DRAS0
—
Initial value
0
0
0
1
Read/Write R/W
R/W
R/W
—
3
BE
0
R/W
2
RDM
0
R/W
1
0
SRFMD RFSHE
0
0
R/W
R/W
DRCRA is an 8-bit readable/writable register that selects the areas that have a DRAM interface
function, and the access mode, and enables or disables self-refreshing and refresh pin output.
DRCRA is initialized to H'10 by a reset and in hardware standby mode. It is not initialized in
software standby mode.
Bits 7 to 5—DRAM Area Select (DRAS2 to DRAS0): These bits select which of areas 2 to 5 are
to function as DRAM interface areas (DRAM space) in expanded mode, and at the same time
select the RAS output pin corresponding to each DRAM space.
Description
Bit 7 Bit 6 Bit 5
DRAS2 DRAS1 DRAS0 Area 5
Area 4
Area 3
Area 2
0
0
0
Normal
Normal
Normal
Normal
1
Normal
Normal
Normal
DRAM space
(CS2)
1
0
Normal
Normal
DRAM space
(CS3)
DRAM space
(CS2)
1
Normal
Normal
DRAM space
(CS2)*
DRAM space
(CS2)*
1
0
0
Normal
DRAM space
(CS4)
DRAM space
(CS3)
DRAM space
(CS2)
1
DRAM space DRAM space DRAM space DRAM space
(CS5)
(CS4)
(CS3)
(CS2)
1
0
DRAM space DRAM space DRAM space DRAM space
(CS4)*
(CS4)*
(CS2)*
(CS2)*
1
DRAM space DRAM space DRAM space DRAM space
(CS2)*
(CS2)*
(CS2)*
(CS2)*
Note: * A single CSn pin serves as a common RAS output pin for a number of areas. Unused CSn
pins can be used as input/output ports.
When any of bits DRAS2 to DRAS0 is set to 1 in expanded mode, it is not possible to write to
DRCRB, RTMCSR, RTCNT, or RTCOR. However, 0 can be written to the CMF flag in
RTMCSR to clear the flag.
Rev. 2.00, 09/03, page 122 of 890