English
Language : 

HD64F3028F25 Datasheet, PDF (149/925 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series
6.2.4 Bus Release Control Register (BRCR)
BRCR is an 8-bit readable/writable register that enables address output on bus lines A23 to A20 and
enables or disables release of the bus to an external device.
Bit
7
6
5
4
3
2
1
0
A23E A22E A21E A20E
—
—
—
BRLE
Modes
1, 2, 6,
Initial value
1
1
1
1
1
1
1
0
and 7 Read/Write —
—
—
—
—
—
—
R/W
Modes Initial value 1
1
1
0
1
1
1
0
3 and 4 Read/Write R/W
R/W
R/W
—
—
—
—
R/W
Initial value 1
1
1
1
1
1
1
0
Mode 5
Read/Write R/W
R/W
R/W
R/W
—
—
—
R/W
Address 23 to 20 enable
These bits enable PA7 to PA4 to be
used for A23 to A20 address output
Reserved bits
Bus release enable
Enables or disables
release of the bus
to an external device
BRCR is initialized to H'FE in modes 1, 2, 5, 6, and 7, and to H'EE in modes 3 and 4, by a reset
and in hardware standby mode. It is not initialized in software standby mode.
Bit 7—Address 23 Enable (A23E): Enables PA4 to be used as the A23 address output pin.
Writing 0 in this bit enables A23 output from PA4. In modes other than 3, 4, and 5, this bit cannot
be modified and PA4 has its ordinary port functions.
Bit 7
A23E
0
1
Description
PA4 is the A23 address output pin
PA4 is an input/output pin
(Initial value)
Bit 6—Address 22 Enable (A22E): Enables PA5 to be used as the A22 address output pin.
Writing 0 in this bit enables A22 output from PA5. In modes other than 3, 4, and 5, this bit cannot
be modified and PA5 has its ordinary port functions.
Bit 6
A22E
0
1
Description
PA5 is the A22 address output pin
PA5 is an input/output pin
(Initial value)
Rev. 2.00, 09/03, page 117 of 890