English
Language : 

HD64F38024HV Datasheet, PDF (351/684 Pages) Renesas Technology Corp – Hardware Manual Renesas 8-Bit Single-Chip Microcomputer H8 Family/H8/300L Super Low Power Series
Section 9 Timers
Clock Input Enable/Disable Function Operation
The clock input to the event counter can be controlled by the IRQAEC pin when ECPWME in
AEGSR is 0, and by event counter PWM output IECPWM when ECPWME in AEGSR is 1. As
this function forcibly terminates the clock input by each signal, a maximum error of one count will
occur depending the IRQAEC or IECPWM timing.
Figure 9.23 shows an example of the operation of this function.
Input event
IRQAEC or
IECPWM
Actually counted
clock source
Edge generated by clock return
Counter value
N
N+1
N+2
N+3
N+4
Clock stopped
Figure 9.23 Example of Clock Control Operation
N+5
N+6
Rev. 8.00 Mar. 09, 2010 Page 329 of 658
REJ09B0042-0800